54 unsigned * pNext, * pThis;
55 int i, k, iBit, status, nRegs;
65 nRegs = Aig_ManRegNum(pAig); pAig->nRegs = 0;
73 printf(
"Llb4_Nonlin4TransformCex(): Counter-example generation has failed.\n" );
81 printf(
"Llb4_Nonlin4TransformCex(): SAT solver is invalid.\n" );
87 pCex =
Abc_CexAlloc( Saig_ManRegNum(pAig), Saig_ManPiNum(pAig), Vec_PtrSize(vStates) );
88 pCex->iFrame = Vec_PtrSize(vStates)-1;
92 iBit = Saig_ManRegNum(pAig);
93 pThis = (
unsigned *)Vec_PtrEntry( vStates, 0 );
94 vAssumps = Vec_IntAlloc( 2 * Aig_ManRegNum(pAig) );
98 Vec_IntClear( vAssumps );
100 Vec_IntPush( vAssumps, toLitCond( pCnf->
pVarNums[Aig_ObjId(pObj)], !Abc_InfoHasBit(pThis,k) ) );
102 Vec_IntPush( vAssumps, toLitCond( pCnf->
pVarNums[Aig_ObjId(pObj)], !Abc_InfoHasBit(pNext,k) ) );
104 status =
sat_solver_solve( pSat, Vec_IntArray(vAssumps), Vec_IntArray(vAssumps) + Vec_IntSize(vAssumps),
105 (ABC_INT64_T)0, (ABC_INT64_T)0, (ABC_INT64_T)0, (ABC_INT64_T)0 );
109 printf(
"Llb4_Nonlin4TransformCex(): There is no transition between state %d and %d.\n", i-1, i );
110 Vec_IntFree( vAssumps );
118 if ( sat_solver_var_value(pSat, pCnf->
pVarNums[Aig_ObjId(pObj)]) )
119 Abc_InfoSetBit( pCex->pData, iBit + k );
121 iBit += Saig_ManPiNum(pAig);
126 Vec_IntClear( vAssumps );
131 Vec_IntPush( vAssumps, toLitCond( pCnf->
pVarNums[Aig_ObjId(pObj)], 0 ) );
136 Vec_IntPush( vAssumps, toLitCond( pCnf->
pVarNums[Aig_ObjId(pObj)], 0 ) );
140 status =
sat_solver_addclause( pSat, Vec_IntArray(vAssumps), Vec_IntArray(vAssumps) + Vec_IntSize(vAssumps) );
143 printf(
"Llb4_Nonlin4TransformCex(): The SAT solver is unsat after adding last clause.\n" );
144 Vec_IntFree( vAssumps );
151 Vec_IntClear( vAssumps );
153 Vec_IntPush( vAssumps, toLitCond( pCnf->
pVarNums[Aig_ObjId(pObj)], !Abc_InfoHasBit(pThis,k) ) );
155 status =
sat_solver_solve( pSat, Vec_IntArray(vAssumps), Vec_IntArray(vAssumps) + Vec_IntSize(vAssumps),
156 (ABC_INT64_T)0, (ABC_INT64_T)0, (ABC_INT64_T)0, (ABC_INT64_T)0 );
159 printf(
"Llb4_Nonlin4TransformCex(): There is no last transition that makes the property fail.\n" );
160 Vec_IntFree( vAssumps );
168 if ( sat_solver_var_value(pSat, pCnf->
pVarNums[Aig_ObjId(pObj)]) )
169 Abc_InfoSetBit( pCex->pData, iBit + k );
170 iBit += Saig_ManPiNum(pAig);
171 assert( iBit == pCex->nBits );
174 Vec_IntFree( vAssumps );
180 if ( status >= 0 && status < Saig_ManPoNum(pAig) )
184 printf(
"Llb4_Nonlin4TransformCex(): Counter-example verification has FAILED.\n" );
212 vStates = Vec_PtrAllocSimInfo(
p->iFrame+1, Abc_BitWordNum(Aig_ManRegNum(pAig)) );
213 Vec_PtrCleanSimInfo( vStates, 0, Abc_BitWordNum(Aig_ManRegNum(pAig)) );
216 Aig_ManConst1(pAig)->fMarkB = 1;
221 for ( i = 0; i <=
p->iFrame; i++ )
226 Abc_InfoSetBit( (
unsigned *)Vec_PtrEntry(vStates, i), k );
229 pObj->
fMarkB = Abc_InfoHasBit(
p->pData, iBit++);
231 pObj->
fMarkB = (Aig_ObjFanin0(pObj)->fMarkB ^ Aig_ObjFaninC0(pObj)) &
232 (Aig_ObjFanin1(pObj)->fMarkB ^ Aig_ObjFaninC1(pObj));
234 pObj->
fMarkB = Aig_ObjFanin0(pObj)->fMarkB ^ Aig_ObjFaninC0(pObj);
235 if ( i ==
p->iFrame )
254 for ( i = Saig_ManPoNum(pAig) - 1; i >= 0; i-- )
256 if ( Aig_ManCo(pAig, i)->fMarkB )
263 Vec_PtrFreeP( &vStates );